# Speedster7t Power User Guide (UG087)

**Speedster FPGAs** 

**Preliminary Data** 



**Preliminary Data** 

# Copyrights, Trademarks and Disclaimers

Copyright © 2020 Achronix Semiconductor Corporation. All rights reserved. Achronix, Speedcore, Speedster, and ACE are trademarks of Achronix Semiconductor Corporation in the U.S. and/or other countries All other trademarks are the property of their respective owners. All specifications subject to change without notice.

NOTICE of DISCLAIMER: The information given in this document is believed to be accurate and reliable. However, Achronix Semiconductor Corporation does not give any representations or warranties as to the completeness or accuracy of such information and shall have no liability for the use of the information contained herein. Achronix Semiconductor Corporation reserves the right to make changes to this document and the information contained herein at any time and without notice. All Achronix trademarks, registered trademarks, disclaimers and patents are listed at http://www.achronix.com/legal.

#### **Preliminary Data**

This document contains preliminary information and is subject to change without notice. Information provided herein is based on internal engineering specifications and/or initial characterization data.

#### Achronix Semiconductor Corporation

2903 Bunker Hill Lane Santa Clara, CA 95054 USA Website: www.achronix.com

E-mail : info@achronix.com

# **Table of Contents**

| Chapter - 1: Introduction               | . 5 |
|-----------------------------------------|-----|
| Chapter - 2: Power Supply Requirements  | . 6 |
| Chapter - 3: Power Supply Block Diagram | 10  |
| Guidelines on Power Sharing Schemes     | 10  |
| Chapter - 4: Power Sequencing           | 13  |
| Revision History                        | 14  |

# Chapter - 1: Introduction

This document describes the different power supplies that are required for the Speedster7t 7t1500 device and voltage tolerance levels for each of them. Also included are the connection guidelines for each of the power rails and recommendations for the power supply network sharing schemes at the board level.

# Chapter - 2: Power Supply Requirements

The table below provide a list of power supplies used in Speedster7t devices, connection guidelines and tolerance levels for each of these supplies.

#### Table 1: Speedster7t Power Supplies

| Pin Name                                                                                                                                                                                                                                               |                                                                     | Descrij                                | ption                 |                                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------|-----------------------|--------------------------------|
| Connection Guidelines                                                                                                                                                                                                                                  | Min<br>Voltage<br>(V)                                               | Typ<br>Voltage<br>(V)                  | Max<br>Voltage<br>(V) | AC<br>Ripple<br>(mV pk-<br>pk) |
| CLKIO_[NE/NW/SE/SW]_VDDIO                                                                                                                                                                                                                              | Analog supp                                                         | ly for clock I/O                       |                       |                                |
| The CLKIO power supply can be set to either of these supplies, 1.8V or 1.5V. The I                                                                                                                                                                     | 1.46                                                                | 1.5                                    | 1.61                  | 30                             |
| /O standard can be configured at clock bank corner granularity (NW/NE/SW/SE). <sup>(1)</sup>                                                                                                                                                           | 1.75                                                                | 1.8                                    | 1.93                  | 30                             |
| CLKIO_[NE/NW/SE/SW]_VREF                                                                                                                                                                                                                               | Reference vo                                                        | Reference voltage supply for the CLKIO |                       |                                |
| The reference voltage for the CLKIO can either be generated using a macro or can                                                                                                                                                                       | 0.73                                                                | 0.75                                   | 0.8                   | 15                             |
| be driven by an external supply. If using an external supply, connect this pin to CLKIO_*_VDDIO/2                                                                                                                                                      | 0.87                                                                | 0.9                                    | 0.96                  | 15                             |
| CORE_VDD                                                                                                                                                                                                                                               | Power supply for the FPGA fabric based on the selected speed grade. |                                        |                       |                                |
| C1 – 0.90V                                                                                                                                                                                                                                             | 0.89                                                                | 0.90                                   | 0.91                  | 36                             |
| C2 – 0.85V                                                                                                                                                                                                                                             | 0.84                                                                | 0.85                                   | 0.86                  | 34                             |
| C3 – 0.75V                                                                                                                                                                                                                                             | 0.74                                                                | 0.75                                   | 0.76                  | 30                             |
| CORE_VDD_SENSE and VSS_SENSE                                                                                                                                                                                                                           |                                                                     |                                        |                       |                                |
| These pins are used to monitor the CORE_VDD and VSS supplies at the die level and can be connected as feedback to regulator for voltage correction. These pins can also be brought out as probe pins to monitor the die level ripples on oscilloscope. | -                                                                   | -                                      | -                     | -                              |
| DDR4_S0_VAA                                                                                                                                                                                                                                            | Analog supply for the DDR PLL                                       |                                        |                       |                                |
| Connect to a 1.8V linear or low-noise switching power supply. <sup>(2,5,6)</sup>                                                                                                                                                                       |                                                                     | 1.8                                    | 1.82                  | 36                             |
| DDR4_S0_VDDQ                                                                                                                                                                                                                                           | I/O domain power supply for the DDR4 PHY                            |                                        |                       |                                |
| Connect to a 1.2V linear or low-noise switching power supply. <sup>(2,5,6)</sup>                                                                                                                                                                       |                                                                     | 1.2                                    | 1.24                  | 38                             |
| ENOC_[N/NE/NW/S/SE/SW]_PLL_VDDA                                                                                                                                                                                                                        | Analog supp                                                         | ly for the NoC                         | PLLs                  |                                |
| Dedicated power supply for each PLL. Requires an RC filtered 1.8V power supply from the board.                                                                                                                                                         | 1.78                                                                | 1.8                                    | 1.82                  | 36                             |
| ENOC_[N/NE/NW/S/SE/SW]_PLL_VSSA Ground power supply for the NoC PLLs                                                                                                                                                                                   |                                                                     |                                        |                       |                                |

#### Speedster7t Power User Guide (UG087)

| Pin Name                                                                                                                                                                                                                                                           |                                                                                                                                                                                             | Descri                     | ption         |     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------|-----|
| Common ground supply for the peripheral NoC and GCG PLLs. <sup>(3)</sup>                                                                                                                                                                                           |                                                                                                                                                                                             | 0                          |               |     |
| FUSE_VDD2                                                                                                                                                                                                                                                          | Analog supply for the eFUSE module                                                                                                                                                          |                            |               |     |
| Connect to a 1.8V linear or low-noise switching power supply.                                                                                                                                                                                                      | 1.78                                                                                                                                                                                        | 1.8                        | 1.82          | 36  |
| FCU_VDDIO                                                                                                                                                                                                                                                          | Analog supply for the GPIO associated with FCU /JTAG                                                                                                                                        |                            |               |     |
| Connect to a 1.8V power supply. This supply can be shared with CLKIO_*_VDDIO supply if a 1.8V standard is used for the CLKIO.                                                                                                                                      | 1.75                                                                                                                                                                                        | 1.8                        | 1.85          | 100 |
| GCG_[NE/NW/SE/SW]_PLL_VDDA                                                                                                                                                                                                                                         | Analog supp                                                                                                                                                                                 | ly for the clock           | generator PLL | .S  |
| Dedicated power supply for each PLL. Requires an RC filtered 1.8V power supply from the board.                                                                                                                                                                     | 1.78                                                                                                                                                                                        | 1.8                        | 1.82          | 36  |
| GCG_[NE/NW/SE/SW]_PLL_VSSA                                                                                                                                                                                                                                         | Ground power supply for the Clock Generator<br>PLLs                                                                                                                                         |                            |               |     |
| Common ground supply for the peripheral NoC and GCG PLLs. <sup>(3)</sup>                                                                                                                                                                                           |                                                                                                                                                                                             | 0                          |               |     |
| GDDR6_[E/W]_VDDR                                                                                                                                                                                                                                                   | Digital supply for GDDR6 PHY. This supply is used<br>for level shifting input signals from VDDR to VDDA<br>domain and all output signals from VDDA to VDDR<br>domain.                       |                            |               |     |
| Connect to a 0.85V supply. The GDDR6_VDDA supply can be shared with GDDR6_VDDR with a filter in between. If the GDDR interfaces on the East or West side are not used, then the corresponding GDDR6_[E/W]_VDDR supply can be connected to ground. <sup>(5)</sup>   | 0.83                                                                                                                                                                                        | 0.85                       | 0.88          | 34  |
| GDDR6_[E/W]_VDDA                                                                                                                                                                                                                                                   | Analog power supply for GDDR6 PHY. This supply<br>is used for digital logic, custom digital, data pipes<br>and receive delay lines.<br>Also used as analog circuit supply, clocking, global |                            |               |     |
|                                                                                                                                                                                                                                                                    | and local clo                                                                                                                                                                               |                            | 1             |     |
| Connect to a 0.85V supply. The GDDR6_VDDA supply can be shared with GDDR6_VDDR with a filter in between. If the GDDR interfaces on the East or West side are not used, then the corresponding GDDR6_[E/W]_VDDA supply can be connected to ground. <sup>(5)</sup>   | 0.83                                                                                                                                                                                        | 0.85                       | 0.87          | 26  |
| GDDR6_[E/W]_VDDIO                                                                                                                                                                                                                                                  | GDDR6 I/O power supply                                                                                                                                                                      |                            |               |     |
| Connect to a 1.35V supply. The GDDR6_VDDIO supply can be shared with GDDR6_VDDP with a filter in between. If the GDDR interfaces on the East or West side are not used, then the corresponding GDDR6_[E/W]_VDDIO supply can be connected to ground. <sup>(5)</sup> | 1.32                                                                                                                                                                                        | 1.35                       | 1.38          | 27  |
| GDDR6_[E/W]_VDDP                                                                                                                                                                                                                                                   | R6_[E/W]_VDDP PLL supply for GDDR6 PHY                                                                                                                                                      |                            |               |     |
| Connect to a 1.35V supply. The GDDR6_VDDIO supply can be shared with GDDR6_VDDP with a filter in between. If the GDDR interfaces on the East or West side are not used, then the corresponding GDDR6_[E/W]_VDDP supply can be connected to ground. <sup>(5)</sup>  | 1.32                                                                                                                                                                                        | 1.35                       | 1.38          | 27  |
| GPIO_[N0/S0]_VDDIO                                                                                                                                                                                                                                                 | Analog supp                                                                                                                                                                                 | Analog supply for the GPIO |               |     |
|                                                                                                                                                                                                                                                                    |                                                                                                                                                                                             |                            |               |     |

#### Speedster7t Power User Guide (UG087)

| Pin Name                                                                                                                                                                            | Description                                                                                               |                   |             |     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------|-------------|-----|
| The GPIO power supply can be set to one of these supplies: 1.8V, 1.5V, 1.35V, 1.2V,                                                                                                 | 1.07                                                                                                      | 1.1               | 1.14        | 30  |
| or 1.1V. The I/O standard can be configured at corner granularity (NW/NE/SW/SE). <sup>(1)</sup>                                                                                     | 1.16                                                                                                      | 1.2               | 1.24        | 40  |
|                                                                                                                                                                                     |                                                                                                           | 1.35              | 1.4         | 50  |
| The GPIO power supply can be set to one of these supplies: 1.8V, 1.5V, 1.35V, 1.2V, or 1.1V. The I/O standard can be configured at corner granularity (NW/NE/SW/SE). <sup>(1)</sup> | 1.45                                                                                                      | 1.5               | 1.55        | 60  |
|                                                                                                                                                                                     | 1.75                                                                                                      | 1.8               | 1.86        | 100 |
| GPIO_[N0/S0]_VREF                                                                                                                                                                   | Reference vo                                                                                              | oltage supply for | or the GPIO |     |
|                                                                                                                                                                                     | 0.53                                                                                                      | 0.55              | 0.57        | 15  |
| <b>T</b>                                                                                                                                                                            | 0.58                                                                                                      | 0.6               | 0.62        | 20  |
| The reference voltage for the GPIO can either be generated using a macro or can be driven by an external supply. If using an external supply, connect this pin to GP IO_*_VDDIO/2.  | 0.65                                                                                                      | 0.675             | 0.7         | 25  |
|                                                                                                                                                                                     | 0.73                                                                                                      | 0.75              | 0.78        | 30  |
|                                                                                                                                                                                     | 0.87                                                                                                      | 0.9               | 0.93        | 50  |
| SRDS_N_PA_VDDH                                                                                                                                                                      | SerDes analog high-power supply                                                                           |                   |             |     |
| 1.2V analog power supply for the SerDes. <sup>(4, 7)</sup>                                                                                                                          |                                                                                                           | 1.2               | 1.3         | 10  |
| SRDS_N_PA_VDDL                                                                                                                                                                      | SerDes analog low-power supply                                                                            |                   |             |     |
| 0.75V Analog power supply for the SerDes. <sup>(4, 7)</sup>                                                                                                                         | 0.73                                                                                                      | 0.75              | 0.81        | 10  |
| SRDS_N_PA_VSS                                                                                                                                                                       | SerDes ground                                                                                             |                   |             |     |
| Ground power supply for the SerDes lanes.                                                                                                                                           |                                                                                                           | 0                 |             |     |
| TS_VDDA                                                                                                                                                                             | Analog power supply to the temperature sensor                                                             |                   |             |     |
| Connect to a 1.8V power supply. This supply can be shared with PLL_VDDA or FUSE_VDD2 power supply.                                                                                  |                                                                                                           | 1.8               | 1.82        | 36  |
| VCC                                                                                                                                                                                 | Digital supply for the GDDR6 controller, DDR4<br>PHY and controller, Achronix PCS and the eFuse<br>module |                   |             |     |
| 0.85V digital power supply.                                                                                                                                                         | 0.84                                                                                                      | 0.85              | 0.86        | 17  |
| VSS                                                                                                                                                                                 | Ground                                                                                                    |                   |             |     |
| All GND pins should be connected to the board's ground plane.                                                                                                                       |                                                                                                           | 0                 |             |     |

#### Speedster7t Power User Guide (UG087)

| Pin Name Description                                                                                                                                                                                                                                                              |                                                                              |                       |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------|--|--|--|
|                                                                                                                                                                                                                                                                                   |                                                                              |                       |  |  |  |
| ٦                                                                                                                                                                                                                                                                                 | Table Notes                                                                  |                       |  |  |  |
|                                                                                                                                                                                                                                                                                   | 1. Unused I/O banks should be powered — power balls should not be left       | floating or grounded. |  |  |  |
|                                                                                                                                                                                                                                                                                   | <ol><li>The maximum supply ramp rate should be limited to 5 mV/µs.</li></ol> |                       |  |  |  |
|                                                                                                                                                                                                                                                                                   | 3. PLL VSSA should not be shorted with any other VSS supply.                 |                       |  |  |  |
| _                                                                                                                                                                                                                                                                                 | 4. Connect these pins to a linear or low-noise switching power supply.       |                       |  |  |  |
| <ol> <li>For any unused interface subsystems whose supplies are connected to ground, the corresponding I/O should not be driver<br/>from any external source and should be left floating.</li> </ol>                                                                              |                                                                              |                       |  |  |  |
|                                                                                                                                                                                                                                                                                   | 6. If the DDR4 interface is not used, this power supply can be connected to  | to ground.            |  |  |  |
| <ol> <li>If all the SerDes lanes are not used, this supply can be left floating or connected to ground. Since this power supply is<br/>common for all the SerDes lanes, it should be connected to the appropriate supply even if one of the SerDes lanes are<br/>used.</li> </ol> |                                                                              |                       |  |  |  |

## Chapter - 3: Power Supply Block Diagram

The diagram below represents power sharing scheme for a use-case scenario that helps to reduce the required number of power supplies. The number can be further reduced depending upon the targeted speed grade of the device (see notes below). The sharing schemes are subject to change based on the user's design requirements.

### **Guidelines on Power Sharing Schemes**

- It is recommended that t he PLL power supplies are not shared with the CLK/GPIO\_\*\_VDDIO power supplies, as the PLL is a low-noise supply with tight ripple specs. Also, imposing a tighter ripple spec (such as PLLs) on a more tolerable rail will result in regulator overdesign. If this sharing is absolutely required, then care should be taken to choose the right filtering scheme to ensure low-ripple noise on PLL power supplies. Also, simulations are a must to assess the noise with any filtering scheme.
- Each individual PLL also needs its own filter on its PLL\_VDDA power supply to ensure low noise even though they may be adjacent on the package. This requirement is because the PLLs may be generating significantly different frequencies and can interfere with each other.
- The TS\_VDDA, FUSE\_VDD and the DDR\_S0\_VAA supplies can be combined with the PLLs since these are low-current supplies and have the same ripple spec as that of the PLLs. Again, each of these supplies should also have their own filter.
- The FCU\_VDDIO can be shared with CLKIO/GPIO\_\*\_VDDIO supply if only a 1.8V standard is used for both the CLKIO and GPIO supplies, and the ripple spec of stringent power supply is met.



Figure 1: Speedser7t Power Supplies

#### Figure Notes

- 1. The CORE\_VDD and VCC supplies can be shared on the C2 speed-grade devices where the nominal voltages for these two rails are the same.
- The GDDR6\_W/E\_VDDIO and GDDR6\_W/E\_VDDP supplies can be shared with a filter in between them. Similarly, GDDR6\_W/E\_VDDR and GDDR6\_W/E\_VDDA supplies can be shared with a filter in between them.
  - 3. CLK\_#\_VDDIO and the GPIO\_#\_VDDIO can be shared, provided both I/O groups are configured to use 1.8V or 1.5V. If different power supplies are desired for each of the I/O groups, these supplies cannot be shared.

# Chapter - 4: Power Sequencing

There is only a single power sequencing requirement applicable for the Speedster7t family of devices. The VCC power supply should be brought up before the EFUSE\_VDD2 (1.8V) and pulled down after EFUSE2\_VDD2 is pulled down. This sequencing is to ensure that there is no unwanted leakage when powering up the device.



Figure 2: Speedster7t Power Sequencing

# **Revision History**

| Version | Date           | Description                                                                                                                                                                                 |
|---------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0     | 27 Jun<br>2019 | Initial Achronix release.                                                                                                                                                                   |
| 1.1     | 26 Jan<br>2020 | <ul> <li>Revised DC spec for SerDes, CLKIO and GPIO power supplies</li> <li>Revised AC Ripple for GDDR_*_VDDA and CORE_VDD power supplies</li> </ul>                                        |
| 1.2     | 30 Mar<br>2020 | <ul> <li>Added description on supply connections when corresponding subsystems are not<br/>in use</li> <li>Updated DC and AC ripple specs for CLKIO, GPIO ad FCU power supplies.</li> </ul> |
| 1.3     | 23 Sep<br>2020 | <ul> <li>Added connectivity guidelines for the CORE_VDD_SENSE and VSS_SENSE pins</li> </ul>                                                                                                 |